FUNCTIONAL DELAY CLOCK FAULT MODELS

Authors

  • Eduardas Bareiša Kaunas University of Technology
  • Vacius Jusas Kaunas University of Technology
  • Kęstutis Motiejūnas Kaunas University of Technology
  • Rimantas Šeinauskas Kaunas University of Technology

Abstract

The test can be developed at the functional level of the circuit. Such an approach allows developing the test at the early stages of the design process in parallel with other activities of this process. The problem is to choose the right fault model because the implementation of the circuit is not available yet. The paper introduces three new fault models for synchronous sequential circuits: functional clock at-speed, functional clock static-based and functional clock delay. The introduced models are based on the primary input values, on the primary output values and on the state bits values of the programming prototype. The presented experimental results explore the possibilities of the functional test that is constructed on the base of the static-based fault model to detect the transition and stuck-at faults. The fault coverage of the functional static-based, stuck-at and transition faults corresponds with one another quite well.

Downloads

Published

2008-03-27

Issue

Section

Articles